Ep792: Sandy Saper | ASIC Design Manager, Ready Group
20MinuteLeaders20 Huhti 2022

Ep792: Sandy Saper | ASIC Design Manager, Ready Group

Sandy Saper joined Ready in 2020 as ASIC & FPGA Design Manager. Sandy brings over 20 years of experience in managing complex SOC’s for wireless, communications & automotive applications. His experience encompasses all aspects of the SOC development cycle from requirements, specifications, architecture, design, verification, circuit, backend and silicon validation. Sandy has a proven record of managing multidisciplinary development teams and execution of projects efficiently and effectively. Prior to joining Ready Sandy was Director of Engineering at Verisense, before that he was R&D Department Manager at Freescale Semiconductors. Sandy holds a B.Sc. in Electrical Engineering from the Technion Institute of Technology, in Haifa, Israel

Suosittua kategoriassa Liike-elämä ja talous

sijotuskasti
mimmit-sijoittaa
psykopodiaa-podcast
puheenaihe
rss-rahapodi
rss-rahamania
pomojen-suusta
ostan-asuntoja-podcast
rss-lahtijat
hyva-paha-johtaminen
taloudellinen-mielenrauha
rss-paikoillenne-valmiit-laakikseen
rss-bisnesta-bebeja
rss-seuraava-potilas
syo-nuku-saasta
bakkari-tarinoita-tapahtumien-takahuoneista
rss-rikasta-elamaa
rss-ysin-muijat
rss-ajankohtainen-kakkosnelonen-24
rss-johdon-aarella